Advanced search options

Advanced Search Options 🞨

Browse by author name (“Author name starts with…”).

Find ETDs with:

in
/  
in
/  
in
/  
in

Written in Published in Earliest date Latest date

Sorted by

Results per page:

Sorted by: relevance · author · university · dateNew search

You searched for subject:(Transistor). Showing records 1 – 30 of 1214 total matches.

[1] [2] [3] [4] [5] … [41]

Search Limiters

Last 2 Years | English Only

Degrees

Levels

Languages

Country

▼ Search Limiters


University of Illinois – Urbana-Champaign

1. James, Adam L. Process Development for High Speed Transistor Laser Operation.

Degree: PhD, 1200, 2011, University of Illinois – Urbana-Champaign

 The transistor laser (TL) o ers advantages over conventional diode laser structure. The TL uses high base doping and minority carrier collection to reduce the… (more)

Subjects/Keywords: Transistor Laser

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

James, A. L. (2011). Process Development for High Speed Transistor Laser Operation. (Doctoral Dissertation). University of Illinois – Urbana-Champaign. Retrieved from http://hdl.handle.net/2142/18567

Chicago Manual of Style (16th Edition):

James, Adam L. “Process Development for High Speed Transistor Laser Operation.” 2011. Doctoral Dissertation, University of Illinois – Urbana-Champaign. Accessed September 26, 2020. http://hdl.handle.net/2142/18567.

MLA Handbook (7th Edition):

James, Adam L. “Process Development for High Speed Transistor Laser Operation.” 2011. Web. 26 Sep 2020.

Vancouver:

James AL. Process Development for High Speed Transistor Laser Operation. [Internet] [Doctoral dissertation]. University of Illinois – Urbana-Champaign; 2011. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/2142/18567.

Council of Science Editors:

James AL. Process Development for High Speed Transistor Laser Operation. [Doctoral Dissertation]. University of Illinois – Urbana-Champaign; 2011. Available from: http://hdl.handle.net/2142/18567


University of Cambridge

2. Cheng, Xiang. TFTs circuit simulation models and analogue building block designs.

Degree: PhD, 2018, University of Cambridge

 Building functional thin-film-transistor (TFT) circuits is crucial for applications such as wearable, implantable and transparent electronics. Therefore, developing a compact model of an emerging semiconductor… (more)

Subjects/Keywords: Thin film transistor; analogue circuit; Transistor modelling

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Cheng, X. (2018). TFTs circuit simulation models and analogue building block designs. (Doctoral Dissertation). University of Cambridge. Retrieved from https://www.repository.cam.ac.uk/bitstream/1810/271853/6/Cheng-2018-PhD.jpg ; https://www.repository.cam.ac.uk/bitstream/1810/271853/5/Cheng-2018-PhD.txt ; https://www.repository.cam.ac.uk/bitstream/1810/271853/4/650a53fe-a4a7-45be-96d5-42856d1709cc.zip ; https://www.repository.cam.ac.uk/bitstream/1810/271853/3/license.txt ; https://www.repository.cam.ac.uk/bitstream/1810/271853/2/650a53fe-a4a7-45be-96d5-42856d1709cc_confirmations.txt ; https://www.repository.cam.ac.uk/bitstream/1810/271853/1/Cheng-2018-PhD

Chicago Manual of Style (16th Edition):

Cheng, Xiang. “TFTs circuit simulation models and analogue building block designs.” 2018. Doctoral Dissertation, University of Cambridge. Accessed September 26, 2020. https://www.repository.cam.ac.uk/bitstream/1810/271853/6/Cheng-2018-PhD.jpg ; https://www.repository.cam.ac.uk/bitstream/1810/271853/5/Cheng-2018-PhD.txt ; https://www.repository.cam.ac.uk/bitstream/1810/271853/4/650a53fe-a4a7-45be-96d5-42856d1709cc.zip ; https://www.repository.cam.ac.uk/bitstream/1810/271853/3/license.txt ; https://www.repository.cam.ac.uk/bitstream/1810/271853/2/650a53fe-a4a7-45be-96d5-42856d1709cc_confirmations.txt ; https://www.repository.cam.ac.uk/bitstream/1810/271853/1/Cheng-2018-PhD.

MLA Handbook (7th Edition):

Cheng, Xiang. “TFTs circuit simulation models and analogue building block designs.” 2018. Web. 26 Sep 2020.

Vancouver:

Cheng X. TFTs circuit simulation models and analogue building block designs. [Internet] [Doctoral dissertation]. University of Cambridge; 2018. [cited 2020 Sep 26]. Available from: https://www.repository.cam.ac.uk/bitstream/1810/271853/6/Cheng-2018-PhD.jpg ; https://www.repository.cam.ac.uk/bitstream/1810/271853/5/Cheng-2018-PhD.txt ; https://www.repository.cam.ac.uk/bitstream/1810/271853/4/650a53fe-a4a7-45be-96d5-42856d1709cc.zip ; https://www.repository.cam.ac.uk/bitstream/1810/271853/3/license.txt ; https://www.repository.cam.ac.uk/bitstream/1810/271853/2/650a53fe-a4a7-45be-96d5-42856d1709cc_confirmations.txt ; https://www.repository.cam.ac.uk/bitstream/1810/271853/1/Cheng-2018-PhD.

Council of Science Editors:

Cheng X. TFTs circuit simulation models and analogue building block designs. [Doctoral Dissertation]. University of Cambridge; 2018. Available from: https://www.repository.cam.ac.uk/bitstream/1810/271853/6/Cheng-2018-PhD.jpg ; https://www.repository.cam.ac.uk/bitstream/1810/271853/5/Cheng-2018-PhD.txt ; https://www.repository.cam.ac.uk/bitstream/1810/271853/4/650a53fe-a4a7-45be-96d5-42856d1709cc.zip ; https://www.repository.cam.ac.uk/bitstream/1810/271853/3/license.txt ; https://www.repository.cam.ac.uk/bitstream/1810/271853/2/650a53fe-a4a7-45be-96d5-42856d1709cc_confirmations.txt ; https://www.repository.cam.ac.uk/bitstream/1810/271853/1/Cheng-2018-PhD


Université de Grenoble

3. Diouf, Cheikh. Caractérisation électrique des transistors d’architecture innovante pour les longueurs de grilles décananométriques : Electrical Characterization of sub 100nm MOS transsitors with innovative architecture.

Degree: Docteur es, Nano electronique et nano technologies, 2013, Université de Grenoble

La taille du transistor MOS ne cesse de diminuer pour des questions de performance et de rentabilité de fabrication. Les procédés de fabrication évoluent, l'architecture… (more)

Subjects/Keywords: Caractérisation; Transistor; Mos; Characterization; Transistor; Mos; 620

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Diouf, C. (2013). Caractérisation électrique des transistors d’architecture innovante pour les longueurs de grilles décananométriques : Electrical Characterization of sub 100nm MOS transsitors with innovative architecture. (Doctoral Dissertation). Université de Grenoble. Retrieved from http://www.theses.fr/2013GRENT082

Chicago Manual of Style (16th Edition):

Diouf, Cheikh. “Caractérisation électrique des transistors d’architecture innovante pour les longueurs de grilles décananométriques : Electrical Characterization of sub 100nm MOS transsitors with innovative architecture.” 2013. Doctoral Dissertation, Université de Grenoble. Accessed September 26, 2020. http://www.theses.fr/2013GRENT082.

MLA Handbook (7th Edition):

Diouf, Cheikh. “Caractérisation électrique des transistors d’architecture innovante pour les longueurs de grilles décananométriques : Electrical Characterization of sub 100nm MOS transsitors with innovative architecture.” 2013. Web. 26 Sep 2020.

Vancouver:

Diouf C. Caractérisation électrique des transistors d’architecture innovante pour les longueurs de grilles décananométriques : Electrical Characterization of sub 100nm MOS transsitors with innovative architecture. [Internet] [Doctoral dissertation]. Université de Grenoble; 2013. [cited 2020 Sep 26]. Available from: http://www.theses.fr/2013GRENT082.

Council of Science Editors:

Diouf C. Caractérisation électrique des transistors d’architecture innovante pour les longueurs de grilles décananométriques : Electrical Characterization of sub 100nm MOS transsitors with innovative architecture. [Doctoral Dissertation]. Université de Grenoble; 2013. Available from: http://www.theses.fr/2013GRENT082


Université de Grenoble

4. Morvan, Siméon. Transistors MOS sur films minces de Silicium-sur-Isolant (SOI) complètement désertés pour le noeud technologique 10nm : MOS transistors on thin fully depleted Silicon-On-Insulator (SOI) films for the 10nm technological node.

Degree: Docteur es, Sciences et technologie industrielles, 2013, Université de Grenoble

Depuis plusieurs générations technologiques, la réduction des dimensions des transistors à effet de champ Métal-Oxyde-Semiconducteur (MOSFET) n'est plus suffisante pour augmenter à elle seule les… (more)

Subjects/Keywords: Microélectronique; Transistor; FDSOI; Microelectronics; Transistor; FDSOI

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Morvan, S. (2013). Transistors MOS sur films minces de Silicium-sur-Isolant (SOI) complètement désertés pour le noeud technologique 10nm : MOS transistors on thin fully depleted Silicon-On-Insulator (SOI) films for the 10nm technological node. (Doctoral Dissertation). Université de Grenoble. Retrieved from http://www.theses.fr/2013GRENT047

Chicago Manual of Style (16th Edition):

Morvan, Siméon. “Transistors MOS sur films minces de Silicium-sur-Isolant (SOI) complètement désertés pour le noeud technologique 10nm : MOS transistors on thin fully depleted Silicon-On-Insulator (SOI) films for the 10nm technological node.” 2013. Doctoral Dissertation, Université de Grenoble. Accessed September 26, 2020. http://www.theses.fr/2013GRENT047.

MLA Handbook (7th Edition):

Morvan, Siméon. “Transistors MOS sur films minces de Silicium-sur-Isolant (SOI) complètement désertés pour le noeud technologique 10nm : MOS transistors on thin fully depleted Silicon-On-Insulator (SOI) films for the 10nm technological node.” 2013. Web. 26 Sep 2020.

Vancouver:

Morvan S. Transistors MOS sur films minces de Silicium-sur-Isolant (SOI) complètement désertés pour le noeud technologique 10nm : MOS transistors on thin fully depleted Silicon-On-Insulator (SOI) films for the 10nm technological node. [Internet] [Doctoral dissertation]. Université de Grenoble; 2013. [cited 2020 Sep 26]. Available from: http://www.theses.fr/2013GRENT047.

Council of Science Editors:

Morvan S. Transistors MOS sur films minces de Silicium-sur-Isolant (SOI) complètement désertés pour le noeud technologique 10nm : MOS transistors on thin fully depleted Silicon-On-Insulator (SOI) films for the 10nm technological node. [Doctoral Dissertation]. Université de Grenoble; 2013. Available from: http://www.theses.fr/2013GRENT047

5. Toumi, Ilhem. Contribution à l'étude et réalisation d'une technique ultra rapide pour l'étude de la dégradation NBTI.

Degree: 2015, Université M'Hamed Bougara Boumerdès

79 p. : ill. ; 30 cm

Parmi les modes de dégradation limitant la fiabilité des transistors MOSFET, un " nouveau " phénomène communément appelé… (more)

Subjects/Keywords: Transistor; Champ électrique

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Toumi, I. (2015). Contribution à l'étude et réalisation d'une technique ultra rapide pour l'étude de la dégradation NBTI. (Thesis). Université M'Hamed Bougara Boumerdès. Retrieved from http://dlibrary.univ-boumerdes.dz:8080/handle/123456789/2745

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

Chicago Manual of Style (16th Edition):

Toumi, Ilhem. “Contribution à l'étude et réalisation d'une technique ultra rapide pour l'étude de la dégradation NBTI.” 2015. Thesis, Université M'Hamed Bougara Boumerdès. Accessed September 26, 2020. http://dlibrary.univ-boumerdes.dz:8080/handle/123456789/2745.

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

MLA Handbook (7th Edition):

Toumi, Ilhem. “Contribution à l'étude et réalisation d'une technique ultra rapide pour l'étude de la dégradation NBTI.” 2015. Web. 26 Sep 2020.

Vancouver:

Toumi I. Contribution à l'étude et réalisation d'une technique ultra rapide pour l'étude de la dégradation NBTI. [Internet] [Thesis]. Université M'Hamed Bougara Boumerdès; 2015. [cited 2020 Sep 26]. Available from: http://dlibrary.univ-boumerdes.dz:8080/handle/123456789/2745.

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

Council of Science Editors:

Toumi I. Contribution à l'étude et réalisation d'une technique ultra rapide pour l'étude de la dégradation NBTI. [Thesis]. Université M'Hamed Bougara Boumerdès; 2015. Available from: http://dlibrary.univ-boumerdes.dz:8080/handle/123456789/2745

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation


Vanderbilt University

6. Greaving, Jason James. Fabrication and Characterization of Diamond Thin Films as Nanocarbon Transistor Substrates.

Degree: MS, Interdisciplinary Materials Science, 2013, Vanderbilt University

 As the limits of silicon based transistors are approached, carbon nano-electronics represents a promising alternative to traditional semiconducting transistors. Silicon-dioxide hinders the electron transport through… (more)

Subjects/Keywords: diamond; transistor; CVD

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Greaving, J. J. (2013). Fabrication and Characterization of Diamond Thin Films as Nanocarbon Transistor Substrates. (Thesis). Vanderbilt University. Retrieved from http://hdl.handle.net/1803/12896

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

Chicago Manual of Style (16th Edition):

Greaving, Jason James. “Fabrication and Characterization of Diamond Thin Films as Nanocarbon Transistor Substrates.” 2013. Thesis, Vanderbilt University. Accessed September 26, 2020. http://hdl.handle.net/1803/12896.

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

MLA Handbook (7th Edition):

Greaving, Jason James. “Fabrication and Characterization of Diamond Thin Films as Nanocarbon Transistor Substrates.” 2013. Web. 26 Sep 2020.

Vancouver:

Greaving JJ. Fabrication and Characterization of Diamond Thin Films as Nanocarbon Transistor Substrates. [Internet] [Thesis]. Vanderbilt University; 2013. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/1803/12896.

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

Council of Science Editors:

Greaving JJ. Fabrication and Characterization of Diamond Thin Films as Nanocarbon Transistor Substrates. [Thesis]. Vanderbilt University; 2013. Available from: http://hdl.handle.net/1803/12896

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation


University of Illinois – Urbana-Champaign

7. Chen, Kanuo. The transistor-injected quantum cascade laser.

Degree: PhD, Electrical & Computer Engr, 2017, University of Illinois – Urbana-Champaign

 Since its invention in 1994 the quantum cascade laser has become the most important coherent emission source for mid-infrared and terahertz ranges. The quantum cascade… (more)

Subjects/Keywords: Transistor-injected quantum cascade laser; Heterojunction bipolar transistor; Quantum cascade laser; Light-emitting transistor

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Chen, K. (2017). The transistor-injected quantum cascade laser. (Doctoral Dissertation). University of Illinois – Urbana-Champaign. Retrieved from http://hdl.handle.net/2142/99494

Chicago Manual of Style (16th Edition):

Chen, Kanuo. “The transistor-injected quantum cascade laser.” 2017. Doctoral Dissertation, University of Illinois – Urbana-Champaign. Accessed September 26, 2020. http://hdl.handle.net/2142/99494.

MLA Handbook (7th Edition):

Chen, Kanuo. “The transistor-injected quantum cascade laser.” 2017. Web. 26 Sep 2020.

Vancouver:

Chen K. The transistor-injected quantum cascade laser. [Internet] [Doctoral dissertation]. University of Illinois – Urbana-Champaign; 2017. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/2142/99494.

Council of Science Editors:

Chen K. The transistor-injected quantum cascade laser. [Doctoral Dissertation]. University of Illinois – Urbana-Champaign; 2017. Available from: http://hdl.handle.net/2142/99494


University of California – Irvine

8. Wang, Yung Yu. Graphene Based Transistors and Supported Lipid Bilayer.

Degree: Chemical and Biochemical Engineering, 2014, University of California – Irvine

 Graphene is an attractive material not only because of its electronic and optical properties, but also is considered for its potential applications in electronics and… (more)

Subjects/Keywords: Engineering; Graphene; Lipid bilayer; Transistor

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Wang, Y. Y. (2014). Graphene Based Transistors and Supported Lipid Bilayer. (Thesis). University of California – Irvine. Retrieved from http://www.escholarship.org/uc/item/1mj647gc

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

Chicago Manual of Style (16th Edition):

Wang, Yung Yu. “Graphene Based Transistors and Supported Lipid Bilayer.” 2014. Thesis, University of California – Irvine. Accessed September 26, 2020. http://www.escholarship.org/uc/item/1mj647gc.

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

MLA Handbook (7th Edition):

Wang, Yung Yu. “Graphene Based Transistors and Supported Lipid Bilayer.” 2014. Web. 26 Sep 2020.

Vancouver:

Wang YY. Graphene Based Transistors and Supported Lipid Bilayer. [Internet] [Thesis]. University of California – Irvine; 2014. [cited 2020 Sep 26]. Available from: http://www.escholarship.org/uc/item/1mj647gc.

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

Council of Science Editors:

Wang YY. Graphene Based Transistors and Supported Lipid Bilayer. [Thesis]. University of California – Irvine; 2014. Available from: http://www.escholarship.org/uc/item/1mj647gc

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation


Oregon State University

9. Chang, Ki Suk. An integrated MOS addressing circuit.

Degree: MS, Electrical and Electronics Engineering, 1969, Oregon State University

 This paper is a study of the design of an integrated MOS addressing circuit by using the modified two-phase dynamic shift register. This modified circuit… (more)

Subjects/Keywords: Transistor circuits

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Chang, K. S. (1969). An integrated MOS addressing circuit. (Masters Thesis). Oregon State University. Retrieved from http://hdl.handle.net/1957/46148

Chicago Manual of Style (16th Edition):

Chang, Ki Suk. “An integrated MOS addressing circuit.” 1969. Masters Thesis, Oregon State University. Accessed September 26, 2020. http://hdl.handle.net/1957/46148.

MLA Handbook (7th Edition):

Chang, Ki Suk. “An integrated MOS addressing circuit.” 1969. Web. 26 Sep 2020.

Vancouver:

Chang KS. An integrated MOS addressing circuit. [Internet] [Masters thesis]. Oregon State University; 1969. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/1957/46148.

Council of Science Editors:

Chang KS. An integrated MOS addressing circuit. [Masters Thesis]. Oregon State University; 1969. Available from: http://hdl.handle.net/1957/46148


Oregon State University

10. Wilkerson, John Lee. Transistor circuit design for optimum noise performance.

Degree: MS, Electrical Engineering, 1962, Oregon State University

Subjects/Keywords: Transistor circuits

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Wilkerson, J. L. (1962). Transistor circuit design for optimum noise performance. (Masters Thesis). Oregon State University. Retrieved from http://hdl.handle.net/1957/51566

Chicago Manual of Style (16th Edition):

Wilkerson, John Lee. “Transistor circuit design for optimum noise performance.” 1962. Masters Thesis, Oregon State University. Accessed September 26, 2020. http://hdl.handle.net/1957/51566.

MLA Handbook (7th Edition):

Wilkerson, John Lee. “Transistor circuit design for optimum noise performance.” 1962. Web. 26 Sep 2020.

Vancouver:

Wilkerson JL. Transistor circuit design for optimum noise performance. [Internet] [Masters thesis]. Oregon State University; 1962. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/1957/51566.

Council of Science Editors:

Wilkerson JL. Transistor circuit design for optimum noise performance. [Masters Thesis]. Oregon State University; 1962. Available from: http://hdl.handle.net/1957/51566


Penn State University

11. Pan, Suxing. A Novel Approach For Fabricating Nanochannel Templates For Si Nanowire Growth And Transistor Fabrication.

Degree: 2013, Penn State University

 For the past decades, silicon nanowire (SiNW) has been extensively studied due to their unique electric, optical, and mechanical properties and great compatibility with modern… (more)

Subjects/Keywords: Silicon Nanowire; Transistor; AMOSFET

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Pan, S. (2013). A Novel Approach For Fabricating Nanochannel Templates For Si Nanowire Growth And Transistor Fabrication. (Thesis). Penn State University. Retrieved from https://submit-etda.libraries.psu.edu/catalog/18933

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

Chicago Manual of Style (16th Edition):

Pan, Suxing. “A Novel Approach For Fabricating Nanochannel Templates For Si Nanowire Growth And Transistor Fabrication.” 2013. Thesis, Penn State University. Accessed September 26, 2020. https://submit-etda.libraries.psu.edu/catalog/18933.

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

MLA Handbook (7th Edition):

Pan, Suxing. “A Novel Approach For Fabricating Nanochannel Templates For Si Nanowire Growth And Transistor Fabrication.” 2013. Web. 26 Sep 2020.

Vancouver:

Pan S. A Novel Approach For Fabricating Nanochannel Templates For Si Nanowire Growth And Transistor Fabrication. [Internet] [Thesis]. Penn State University; 2013. [cited 2020 Sep 26]. Available from: https://submit-etda.libraries.psu.edu/catalog/18933.

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

Council of Science Editors:

Pan S. A Novel Approach For Fabricating Nanochannel Templates For Si Nanowire Growth And Transistor Fabrication. [Thesis]. Penn State University; 2013. Available from: https://submit-etda.libraries.psu.edu/catalog/18933

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation


University of Akron

12. Kucherlapati, Naga Swathi. Modeling of a Three Layer Coated Nanowire Transistor.

Degree: MSin Engineering, Electrical Engineering, 2010, University of Akron

  The integration density of silicon transistors is increasing from the past few decades due to rapid miniaturization. Bipolar junction transistors (BJT) successfully replaced vacuum… (more)

Subjects/Keywords: Electrical Engineering; nanowire transistor

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Kucherlapati, N. S. (2010). Modeling of a Three Layer Coated Nanowire Transistor. (Masters Thesis). University of Akron. Retrieved from http://rave.ohiolink.edu/etdc/view?acc_num=akron1291935683

Chicago Manual of Style (16th Edition):

Kucherlapati, Naga Swathi. “Modeling of a Three Layer Coated Nanowire Transistor.” 2010. Masters Thesis, University of Akron. Accessed September 26, 2020. http://rave.ohiolink.edu/etdc/view?acc_num=akron1291935683.

MLA Handbook (7th Edition):

Kucherlapati, Naga Swathi. “Modeling of a Three Layer Coated Nanowire Transistor.” 2010. Web. 26 Sep 2020.

Vancouver:

Kucherlapati NS. Modeling of a Three Layer Coated Nanowire Transistor. [Internet] [Masters thesis]. University of Akron; 2010. [cited 2020 Sep 26]. Available from: http://rave.ohiolink.edu/etdc/view?acc_num=akron1291935683.

Council of Science Editors:

Kucherlapati NS. Modeling of a Three Layer Coated Nanowire Transistor. [Masters Thesis]. University of Akron; 2010. Available from: http://rave.ohiolink.edu/etdc/view?acc_num=akron1291935683


Oregon State University

13. Ewing, Gerald Dean. High-efficiency radio-frequency power amplifiers.

Degree: PhD, Electrical Engineering, 1964, Oregon State University

 This dissertation describes a new radio-frequency power-amplifier circuit and mode of operation that exceeds the efficiency of the conventional class C amplifier in the low… (more)

Subjects/Keywords: Transistor amplifiers

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Ewing, G. D. (1964). High-efficiency radio-frequency power amplifiers. (Doctoral Dissertation). Oregon State University. Retrieved from http://hdl.handle.net/1957/20196

Chicago Manual of Style (16th Edition):

Ewing, Gerald Dean. “High-efficiency radio-frequency power amplifiers.” 1964. Doctoral Dissertation, Oregon State University. Accessed September 26, 2020. http://hdl.handle.net/1957/20196.

MLA Handbook (7th Edition):

Ewing, Gerald Dean. “High-efficiency radio-frequency power amplifiers.” 1964. Web. 26 Sep 2020.

Vancouver:

Ewing GD. High-efficiency radio-frequency power amplifiers. [Internet] [Doctoral dissertation]. Oregon State University; 1964. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/1957/20196.

Council of Science Editors:

Ewing GD. High-efficiency radio-frequency power amplifiers. [Doctoral Dissertation]. Oregon State University; 1964. Available from: http://hdl.handle.net/1957/20196

14. Suzuki, Kazunori. Evaluation of Functional Unit with Highly Reliable Cells : 高信頼セルによる演算器の提案と評価; コウシンライ セル ニ ヨル エンザンキ ノ テイアン ト ヒョウカ.

Degree: Nara Institute of Science and Technology / 奈良先端科学技術大学院大学

Subjects/Keywords: transistor variation

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Suzuki, K. (n.d.). Evaluation of Functional Unit with Highly Reliable Cells : 高信頼セルによる演算器の提案と評価; コウシンライ セル ニ ヨル エンザンキ ノ テイアン ト ヒョウカ. (Thesis). Nara Institute of Science and Technology / 奈良先端科学技術大学院大学. Retrieved from http://hdl.handle.net/10061/5143

Note: this citation may be lacking information needed for this citation format:
No year of publication.
Not specified: Masters Thesis or Doctoral Dissertation

Chicago Manual of Style (16th Edition):

Suzuki, Kazunori. “Evaluation of Functional Unit with Highly Reliable Cells : 高信頼セルによる演算器の提案と評価; コウシンライ セル ニ ヨル エンザンキ ノ テイアン ト ヒョウカ.” Thesis, Nara Institute of Science and Technology / 奈良先端科学技術大学院大学. Accessed September 26, 2020. http://hdl.handle.net/10061/5143.

Note: this citation may be lacking information needed for this citation format:
No year of publication.
Not specified: Masters Thesis or Doctoral Dissertation

MLA Handbook (7th Edition):

Suzuki, Kazunori. “Evaluation of Functional Unit with Highly Reliable Cells : 高信頼セルによる演算器の提案と評価; コウシンライ セル ニ ヨル エンザンキ ノ テイアン ト ヒョウカ.” Web. 26 Sep 2020.

Note: this citation may be lacking information needed for this citation format:
No year of publication.

Vancouver:

Suzuki K. Evaluation of Functional Unit with Highly Reliable Cells : 高信頼セルによる演算器の提案と評価; コウシンライ セル ニ ヨル エンザンキ ノ テイアン ト ヒョウカ. [Internet] [Thesis]. Nara Institute of Science and Technology / 奈良先端科学技術大学院大学; [cited 2020 Sep 26]. Available from: http://hdl.handle.net/10061/5143.

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation
No year of publication.

Council of Science Editors:

Suzuki K. Evaluation of Functional Unit with Highly Reliable Cells : 高信頼セルによる演算器の提案と評価; コウシンライ セル ニ ヨル エンザンキ ノ テイアン ト ヒョウカ. [Thesis]. Nara Institute of Science and Technology / 奈良先端科学技術大学院大学; Available from: http://hdl.handle.net/10061/5143

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation
No year of publication.


Oregon State University

15. Traa, Einar. An integrated analog multiplier circuit.

Degree: MS, Electrical and Electronics Engineering, 1968, Oregon State University

 The exponential characteristic of the base-emitter Junction in bipolar transistors was used to make an accurate and fairly temperature independent multiplier. Using hybrid-pi transistor models… (more)

Subjects/Keywords: Transistor circuits

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Traa, E. (1968). An integrated analog multiplier circuit. (Masters Thesis). Oregon State University. Retrieved from http://hdl.handle.net/1957/34159

Chicago Manual of Style (16th Edition):

Traa, Einar. “An integrated analog multiplier circuit.” 1968. Masters Thesis, Oregon State University. Accessed September 26, 2020. http://hdl.handle.net/1957/34159.

MLA Handbook (7th Edition):

Traa, Einar. “An integrated analog multiplier circuit.” 1968. Web. 26 Sep 2020.

Vancouver:

Traa E. An integrated analog multiplier circuit. [Internet] [Masters thesis]. Oregon State University; 1968. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/1957/34159.

Council of Science Editors:

Traa E. An integrated analog multiplier circuit. [Masters Thesis]. Oregon State University; 1968. Available from: http://hdl.handle.net/1957/34159


Oregon State University

16. Beutler, Robert Russel. An impulse-response measurement apparatus for linear systems using a rectangular input with a Poisson distribution of zero crossings.

Degree: MS, Electrical Engineering, 1965, Oregon State University

 For many applications it is desirable to be able to experimentally determine the impulse response of a linear system while it is in operation. Use… (more)

Subjects/Keywords: Transistor circuits

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Beutler, R. R. (1965). An impulse-response measurement apparatus for linear systems using a rectangular input with a Poisson distribution of zero crossings. (Masters Thesis). Oregon State University. Retrieved from http://hdl.handle.net/1957/47822

Chicago Manual of Style (16th Edition):

Beutler, Robert Russel. “An impulse-response measurement apparatus for linear systems using a rectangular input with a Poisson distribution of zero crossings.” 1965. Masters Thesis, Oregon State University. Accessed September 26, 2020. http://hdl.handle.net/1957/47822.

MLA Handbook (7th Edition):

Beutler, Robert Russel. “An impulse-response measurement apparatus for linear systems using a rectangular input with a Poisson distribution of zero crossings.” 1965. Web. 26 Sep 2020.

Vancouver:

Beutler RR. An impulse-response measurement apparatus for linear systems using a rectangular input with a Poisson distribution of zero crossings. [Internet] [Masters thesis]. Oregon State University; 1965. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/1957/47822.

Council of Science Editors:

Beutler RR. An impulse-response measurement apparatus for linear systems using a rectangular input with a Poisson distribution of zero crossings. [Masters Thesis]. Oregon State University; 1965. Available from: http://hdl.handle.net/1957/47822


Oregon State University

17. Anand, Satish Kumar. Majority logic circuits.

Degree: MS, Electrical Engineering, 1965, Oregon State University

 This thesis considers the worst-case design of transistor circuits for the realization of Majority Logic. First the meaning of Majority Logic is discussed. The requirement… (more)

Subjects/Keywords: Transistor circuits

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Anand, S. K. (1965). Majority logic circuits. (Masters Thesis). Oregon State University. Retrieved from http://hdl.handle.net/1957/48158

Chicago Manual of Style (16th Edition):

Anand, Satish Kumar. “Majority logic circuits.” 1965. Masters Thesis, Oregon State University. Accessed September 26, 2020. http://hdl.handle.net/1957/48158.

MLA Handbook (7th Edition):

Anand, Satish Kumar. “Majority logic circuits.” 1965. Web. 26 Sep 2020.

Vancouver:

Anand SK. Majority logic circuits. [Internet] [Masters thesis]. Oregon State University; 1965. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/1957/48158.

Council of Science Editors:

Anand SK. Majority logic circuits. [Masters Thesis]. Oregon State University; 1965. Available from: http://hdl.handle.net/1957/48158


Oregon State University

18. Bishop, Stanley Robert. A method for analysis of direct-coupled transistor amplifiers.

Degree: MS, Electrical Engineering, 1964, Oregon State University

 The demand for transistor circuitry to perform within more exacting specifications has created the need for a method to accurateIy predict transistor circuit performance. A… (more)

Subjects/Keywords: Transistor amplifiers

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Bishop, S. R. (1964). A method for analysis of direct-coupled transistor amplifiers. (Masters Thesis). Oregon State University. Retrieved from http://hdl.handle.net/1957/48485

Chicago Manual of Style (16th Edition):

Bishop, Stanley Robert. “A method for analysis of direct-coupled transistor amplifiers.” 1964. Masters Thesis, Oregon State University. Accessed September 26, 2020. http://hdl.handle.net/1957/48485.

MLA Handbook (7th Edition):

Bishop, Stanley Robert. “A method for analysis of direct-coupled transistor amplifiers.” 1964. Web. 26 Sep 2020.

Vancouver:

Bishop SR. A method for analysis of direct-coupled transistor amplifiers. [Internet] [Masters thesis]. Oregon State University; 1964. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/1957/48485.

Council of Science Editors:

Bishop SR. A method for analysis of direct-coupled transistor amplifiers. [Masters Thesis]. Oregon State University; 1964. Available from: http://hdl.handle.net/1957/48485


Oregon State University

19. Rux, Peter Turner. The field-effect transistor as a medium-speed, low-level chopper.

Degree: MS, Electrical Engineering, 1964, Oregon State University

Subjects/Keywords: Transistor amplifiers

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Rux, P. T. (1964). The field-effect transistor as a medium-speed, low-level chopper. (Masters Thesis). Oregon State University. Retrieved from http://hdl.handle.net/1957/48918

Chicago Manual of Style (16th Edition):

Rux, Peter Turner. “The field-effect transistor as a medium-speed, low-level chopper.” 1964. Masters Thesis, Oregon State University. Accessed September 26, 2020. http://hdl.handle.net/1957/48918.

MLA Handbook (7th Edition):

Rux, Peter Turner. “The field-effect transistor as a medium-speed, low-level chopper.” 1964. Web. 26 Sep 2020.

Vancouver:

Rux PT. The field-effect transistor as a medium-speed, low-level chopper. [Internet] [Masters thesis]. Oregon State University; 1964. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/1957/48918.

Council of Science Editors:

Rux PT. The field-effect transistor as a medium-speed, low-level chopper. [Masters Thesis]. Oregon State University; 1964. Available from: http://hdl.handle.net/1957/48918


Oregon State University

20. McGowan, Gerald Frank. Transistor DC amplifier design theory.

Degree: MS, Electrical Engineering, 1959, Oregon State University

Subjects/Keywords: Transistor amplifiers

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

McGowan, G. F. (1959). Transistor DC amplifier design theory. (Masters Thesis). Oregon State University. Retrieved from http://hdl.handle.net/1957/49900

Chicago Manual of Style (16th Edition):

McGowan, Gerald Frank. “Transistor DC amplifier design theory.” 1959. Masters Thesis, Oregon State University. Accessed September 26, 2020. http://hdl.handle.net/1957/49900.

MLA Handbook (7th Edition):

McGowan, Gerald Frank. “Transistor DC amplifier design theory.” 1959. Web. 26 Sep 2020.

Vancouver:

McGowan GF. Transistor DC amplifier design theory. [Internet] [Masters thesis]. Oregon State University; 1959. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/1957/49900.

Council of Science Editors:

McGowan GF. Transistor DC amplifier design theory. [Masters Thesis]. Oregon State University; 1959. Available from: http://hdl.handle.net/1957/49900


Oregon State University

21. Kim, Sŭng-yŏng. Influence of surface fields on shallow planar-junction breakdown voltages.

Degree: MS, Electrical and Electronics Engineering, 1972, Oregon State University

 The influence of surface fields on the breakdown voltage is studied experimentally for p⁺-n silicon diodes with a junction depth of 0.5μ in order to… (more)

Subjects/Keywords: Transistor circuits

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Kim, S. (1972). Influence of surface fields on shallow planar-junction breakdown voltages. (Masters Thesis). Oregon State University. Retrieved from http://hdl.handle.net/1957/45742

Chicago Manual of Style (16th Edition):

Kim, Sŭng-yŏng. “Influence of surface fields on shallow planar-junction breakdown voltages.” 1972. Masters Thesis, Oregon State University. Accessed September 26, 2020. http://hdl.handle.net/1957/45742.

MLA Handbook (7th Edition):

Kim, Sŭng-yŏng. “Influence of surface fields on shallow planar-junction breakdown voltages.” 1972. Web. 26 Sep 2020.

Vancouver:

Kim S. Influence of surface fields on shallow planar-junction breakdown voltages. [Internet] [Masters thesis]. Oregon State University; 1972. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/1957/45742.

Council of Science Editors:

Kim S. Influence of surface fields on shallow planar-junction breakdown voltages. [Masters Thesis]. Oregon State University; 1972. Available from: http://hdl.handle.net/1957/45742


Oregon State University

22. Jomeswarng, Paichitr. Characteristics of analog switches using junction field-effect transistors.

Degree: MS, Electrical and Electronics Engineering, 1968, Oregon State University

 The junction-field effect transistor has been improved technically, so it is appropriate in analog switching applications. In this paper, use of a junction FET as… (more)

Subjects/Keywords: Transistor circuits

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Jomeswarng, P. (1968). Characteristics of analog switches using junction field-effect transistors. (Masters Thesis). Oregon State University. Retrieved from http://hdl.handle.net/1957/47418

Chicago Manual of Style (16th Edition):

Jomeswarng, Paichitr. “Characteristics of analog switches using junction field-effect transistors.” 1968. Masters Thesis, Oregon State University. Accessed September 26, 2020. http://hdl.handle.net/1957/47418.

MLA Handbook (7th Edition):

Jomeswarng, Paichitr. “Characteristics of analog switches using junction field-effect transistors.” 1968. Web. 26 Sep 2020.

Vancouver:

Jomeswarng P. Characteristics of analog switches using junction field-effect transistors. [Internet] [Masters thesis]. Oregon State University; 1968. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/1957/47418.

Council of Science Editors:

Jomeswarng P. Characteristics of analog switches using junction field-effect transistors. [Masters Thesis]. Oregon State University; 1968. Available from: http://hdl.handle.net/1957/47418

23. Mairiaux, Estelle. Développement d’une nouvelle filière de transistors bipolaires à hétérojonction AlIn(As)Sb/GaInSb en vue applications térahertz : Development of antimonide-based heterojunction bipolar transistors for terahertz applications.

Degree: Docteur es, Micro et nano technologies, acoustique et télécommunications, 2010, Université Lille I – Sciences et Technologies

Les semiconducteurs III-V antimoniés suscitent un intérêt grandissant pour les applications électroniques rapides et faible consommation. Ces matériaux de paramètre de maille supérieur à 6,1… (more)

Subjects/Keywords: Transistor bipolaire à hétérojonction

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Mairiaux, E. (2010). Développement d’une nouvelle filière de transistors bipolaires à hétérojonction AlIn(As)Sb/GaInSb en vue applications térahertz : Development of antimonide-based heterojunction bipolar transistors for terahertz applications. (Doctoral Dissertation). Université Lille I – Sciences et Technologies. Retrieved from http://www.theses.fr/2010LIL10096

Chicago Manual of Style (16th Edition):

Mairiaux, Estelle. “Développement d’une nouvelle filière de transistors bipolaires à hétérojonction AlIn(As)Sb/GaInSb en vue applications térahertz : Development of antimonide-based heterojunction bipolar transistors for terahertz applications.” 2010. Doctoral Dissertation, Université Lille I – Sciences et Technologies. Accessed September 26, 2020. http://www.theses.fr/2010LIL10096.

MLA Handbook (7th Edition):

Mairiaux, Estelle. “Développement d’une nouvelle filière de transistors bipolaires à hétérojonction AlIn(As)Sb/GaInSb en vue applications térahertz : Development of antimonide-based heterojunction bipolar transistors for terahertz applications.” 2010. Web. 26 Sep 2020.

Vancouver:

Mairiaux E. Développement d’une nouvelle filière de transistors bipolaires à hétérojonction AlIn(As)Sb/GaInSb en vue applications térahertz : Development of antimonide-based heterojunction bipolar transistors for terahertz applications. [Internet] [Doctoral dissertation]. Université Lille I – Sciences et Technologies; 2010. [cited 2020 Sep 26]. Available from: http://www.theses.fr/2010LIL10096.

Council of Science Editors:

Mairiaux E. Développement d’une nouvelle filière de transistors bipolaires à hétérojonction AlIn(As)Sb/GaInSb en vue applications térahertz : Development of antimonide-based heterojunction bipolar transistors for terahertz applications. [Doctoral Dissertation]. Université Lille I – Sciences et Technologies; 2010. Available from: http://www.theses.fr/2010LIL10096


University of New South Wales

24. Dewar, William. Microwave transistor oscillators.

Degree: Electrical Engineering :, 1973, University of New South Wales

Subjects/Keywords: Oscillators; Transistor

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Dewar, W. (1973). Microwave transistor oscillators. (Doctoral Dissertation). University of New South Wales. Retrieved from http://handle.unsw.edu.au/1959.4/55483 ; https://unsworks.unsw.edu.au/fapi/datastream/unsworks:37819/SOURCE01?view=true

Chicago Manual of Style (16th Edition):

Dewar, William. “Microwave transistor oscillators.” 1973. Doctoral Dissertation, University of New South Wales. Accessed September 26, 2020. http://handle.unsw.edu.au/1959.4/55483 ; https://unsworks.unsw.edu.au/fapi/datastream/unsworks:37819/SOURCE01?view=true.

MLA Handbook (7th Edition):

Dewar, William. “Microwave transistor oscillators.” 1973. Web. 26 Sep 2020.

Vancouver:

Dewar W. Microwave transistor oscillators. [Internet] [Doctoral dissertation]. University of New South Wales; 1973. [cited 2020 Sep 26]. Available from: http://handle.unsw.edu.au/1959.4/55483 ; https://unsworks.unsw.edu.au/fapi/datastream/unsworks:37819/SOURCE01?view=true.

Council of Science Editors:

Dewar W. Microwave transistor oscillators. [Doctoral Dissertation]. University of New South Wales; 1973. Available from: http://handle.unsw.edu.au/1959.4/55483 ; https://unsworks.unsw.edu.au/fapi/datastream/unsworks:37819/SOURCE01?view=true


University of Texas – Austin

25. Ponath, Patrick. Epitaxial functional oxide integration on germanium.

Degree: PhD, Physics, 2017, University of Texas – Austin

 Germanium, with its higher hole and electron mobility is a potential candidate to replace silicon as a channel material in a field effect transistor in… (more)

Subjects/Keywords: Ferroelectric field-effect transistor; Germanium

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Ponath, P. (2017). Epitaxial functional oxide integration on germanium. (Doctoral Dissertation). University of Texas – Austin. Retrieved from http://hdl.handle.net/2152/63060

Chicago Manual of Style (16th Edition):

Ponath, Patrick. “Epitaxial functional oxide integration on germanium.” 2017. Doctoral Dissertation, University of Texas – Austin. Accessed September 26, 2020. http://hdl.handle.net/2152/63060.

MLA Handbook (7th Edition):

Ponath, Patrick. “Epitaxial functional oxide integration on germanium.” 2017. Web. 26 Sep 2020.

Vancouver:

Ponath P. Epitaxial functional oxide integration on germanium. [Internet] [Doctoral dissertation]. University of Texas – Austin; 2017. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/2152/63060.

Council of Science Editors:

Ponath P. Epitaxial functional oxide integration on germanium. [Doctoral Dissertation]. University of Texas – Austin; 2017. Available from: http://hdl.handle.net/2152/63060


University of Notre Dame

26. Kristof Tahy. 2D Graphene and Graphene Nanoribbon Field Effect Transistors</h1>.

Degree: Electrical Engineering, 2012, University of Notre Dame

  The impressive properties of graphene such as the linear energy dispersion relation, room-temperature mobility as high as 15 000 cm2/V.s, and current densities in… (more)

Subjects/Keywords: transistor; graphene; FET; nanoribbon

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Tahy, K. (2012). 2D Graphene and Graphene Nanoribbon Field Effect Transistors</h1>. (Thesis). University of Notre Dame. Retrieved from https://curate.nd.edu/show/mw22v40831h

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

Chicago Manual of Style (16th Edition):

Tahy, Kristof. “2D Graphene and Graphene Nanoribbon Field Effect Transistors</h1>.” 2012. Thesis, University of Notre Dame. Accessed September 26, 2020. https://curate.nd.edu/show/mw22v40831h.

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

MLA Handbook (7th Edition):

Tahy, Kristof. “2D Graphene and Graphene Nanoribbon Field Effect Transistors</h1>.” 2012. Web. 26 Sep 2020.

Vancouver:

Tahy K. 2D Graphene and Graphene Nanoribbon Field Effect Transistors</h1>. [Internet] [Thesis]. University of Notre Dame; 2012. [cited 2020 Sep 26]. Available from: https://curate.nd.edu/show/mw22v40831h.

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

Council of Science Editors:

Tahy K. 2D Graphene and Graphene Nanoribbon Field Effect Transistors</h1>. [Thesis]. University of Notre Dame; 2012. Available from: https://curate.nd.edu/show/mw22v40831h

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation


University of Illinois – Urbana-Champaign

27. Qiu, Junyi. Analysis of transistor laser intra-cavity photon-assisted tunneling for direct voltage modulation.

Degree: MS, Electrical & Computer Engr, 2016, University of Illinois – Urbana-Champaign

 High-speed optical interconnect made with semiconductor lasers is expected to play an important role in the upcoming age of big data. The technology of diode… (more)

Subjects/Keywords: Transistor Laser; Photon-Assisted Tunneling

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Qiu, J. (2016). Analysis of transistor laser intra-cavity photon-assisted tunneling for direct voltage modulation. (Thesis). University of Illinois – Urbana-Champaign. Retrieved from http://hdl.handle.net/2142/95598

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

Chicago Manual of Style (16th Edition):

Qiu, Junyi. “Analysis of transistor laser intra-cavity photon-assisted tunneling for direct voltage modulation.” 2016. Thesis, University of Illinois – Urbana-Champaign. Accessed September 26, 2020. http://hdl.handle.net/2142/95598.

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

MLA Handbook (7th Edition):

Qiu, Junyi. “Analysis of transistor laser intra-cavity photon-assisted tunneling for direct voltage modulation.” 2016. Web. 26 Sep 2020.

Vancouver:

Qiu J. Analysis of transistor laser intra-cavity photon-assisted tunneling for direct voltage modulation. [Internet] [Thesis]. University of Illinois – Urbana-Champaign; 2016. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/2142/95598.

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation

Council of Science Editors:

Qiu J. Analysis of transistor laser intra-cavity photon-assisted tunneling for direct voltage modulation. [Thesis]. University of Illinois – Urbana-Champaign; 2016. Available from: http://hdl.handle.net/2142/95598

Note: this citation may be lacking information needed for this citation format:
Not specified: Masters Thesis or Doctoral Dissertation


University of Arizona

28. Gartner, Josef Karl, 1931-. A new basis for transistor circuit design .

Degree: 1955, University of Arizona

Subjects/Keywords: Transistor circuits.

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Gartner, Josef Karl, 1. (1955). A new basis for transistor circuit design . (Masters Thesis). University of Arizona. Retrieved from http://hdl.handle.net/10150/319220

Chicago Manual of Style (16th Edition):

Gartner, Josef Karl, 1931-. “A new basis for transistor circuit design .” 1955. Masters Thesis, University of Arizona. Accessed September 26, 2020. http://hdl.handle.net/10150/319220.

MLA Handbook (7th Edition):

Gartner, Josef Karl, 1931-. “A new basis for transistor circuit design .” 1955. Web. 26 Sep 2020.

Vancouver:

Gartner, Josef Karl 1. A new basis for transistor circuit design . [Internet] [Masters thesis]. University of Arizona; 1955. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/10150/319220.

Council of Science Editors:

Gartner, Josef Karl 1. A new basis for transistor circuit design . [Masters Thesis]. University of Arizona; 1955. Available from: http://hdl.handle.net/10150/319220


University of Arizona

29. Blanchard, Jack Winfield, 1926-. The transistor differential amplifier .

Degree: 1957, University of Arizona

Subjects/Keywords: Transistor amplifiers.

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Blanchard, Jack Winfield, 1. (1957). The transistor differential amplifier . (Masters Thesis). University of Arizona. Retrieved from http://hdl.handle.net/10150/319235

Chicago Manual of Style (16th Edition):

Blanchard, Jack Winfield, 1926-. “The transistor differential amplifier .” 1957. Masters Thesis, University of Arizona. Accessed September 26, 2020. http://hdl.handle.net/10150/319235.

MLA Handbook (7th Edition):

Blanchard, Jack Winfield, 1926-. “The transistor differential amplifier .” 1957. Web. 26 Sep 2020.

Vancouver:

Blanchard, Jack Winfield 1. The transistor differential amplifier . [Internet] [Masters thesis]. University of Arizona; 1957. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/10150/319235.

Council of Science Editors:

Blanchard, Jack Winfield 1. The transistor differential amplifier . [Masters Thesis]. University of Arizona; 1957. Available from: http://hdl.handle.net/10150/319235


University of Arizona

30. Bailey, James Dean, 1936-. Design considerations of the first stage of high frequency transistor amplifiers .

Degree: 1959, University of Arizona

Subjects/Keywords: Transistor amplifiers.

Record DetailsSimilar RecordsGoogle PlusoneFacebookTwitterCiteULikeMendeleyreddit

APA · Chicago · MLA · Vancouver · CSE | Export to Zotero / EndNote / Reference Manager

APA (6th Edition):

Bailey, James Dean, 1. (1959). Design considerations of the first stage of high frequency transistor amplifiers . (Masters Thesis). University of Arizona. Retrieved from http://hdl.handle.net/10150/319273

Chicago Manual of Style (16th Edition):

Bailey, James Dean, 1936-. “Design considerations of the first stage of high frequency transistor amplifiers .” 1959. Masters Thesis, University of Arizona. Accessed September 26, 2020. http://hdl.handle.net/10150/319273.

MLA Handbook (7th Edition):

Bailey, James Dean, 1936-. “Design considerations of the first stage of high frequency transistor amplifiers .” 1959. Web. 26 Sep 2020.

Vancouver:

Bailey, James Dean 1. Design considerations of the first stage of high frequency transistor amplifiers . [Internet] [Masters thesis]. University of Arizona; 1959. [cited 2020 Sep 26]. Available from: http://hdl.handle.net/10150/319273.

Council of Science Editors:

Bailey, James Dean 1. Design considerations of the first stage of high frequency transistor amplifiers . [Masters Thesis]. University of Arizona; 1959. Available from: http://hdl.handle.net/10150/319273

[1] [2] [3] [4] [5] … [41]

.